Home         Authors   Papers   Year of conference   Themes   Organizations        To MES conference

Themes

Listing of works with the partition by the subject of reports. Click on the work title to see its details. The selected set may be restricted by specifying a range of conference years, or by selecting a specific topic.

Select: from to year
 
All topics

ADC design problems
Cellular automata
Design of System-on-chip (SoC) and IP-blocks
Design of VLSI elements
Design of VLSI signal processors
Design of analog and mixed functional blocks of VLSI
Design of digital functional blocks of VLSI
Design of fault-tolerance systems
Design of micro-electromechanical systems
Design of nanoelectronic devices
Design of nanoelectronic devices based on Josephson junctions
Design of photodetecting VLSI
Design of radiation-resistant VLSI
Design of technological processes
Designing components for aerospace and navigation technology
Genetic algorithms in VLSI CAD
Methods and algorithms for automated layout design
Methods for high-level simulation
Methods of device technology simulation of VLSI
Methods of digital information processing and digital filters
Methods of electro-thermal simulation
Methods of logic synthesis and functional logic simulation ...
Methods of simulation of VLSI electrical characteristics
Models of devices for circuit simulation
Neural networks
Problems of development of sensory microcircuitry
Simulation of data transfer channels
Study of the magnetic properties of materials
Unconventional computing systems
Web-based VLSI CAD
design of memory cells
Selection on topic: Design of System-on-chip (SoC) and IP-blocks
Selected papers: from 2005 to 2024 year
In selection - 167 papers
A B C D E F G H I L M N O P Q R S T U V r 1
A 
 
A Method for Scalable Verification of PROMELA Models of Cache Coherence Protocols
Algebraic Decomposition Models for Digital System Design Debugging by Simulation
A methodology for testing the microprocessor core of a system on chip with a x86-compatible microprocessor
An 8-bit segmented DAC with high conversion rate
An Efficient Router Bufferization for Network-on-Chip Design
Analog-digital "system-on-chip" MF01 of series "Multiflex"
Analog-digital "system on crystal" peripheral controller MCT-01 on the basis of IP-libraries of a platform "MULTICORE"
Analysing Chip Multiprocessor Scalability Using Trace-Based Simulation
Analysis of modern microprocessors peak performance
Application of SAT Approach to Switch Blocks Routing for Reconfigurable System-on-a-chip
Application of packages of plate support as the tool of adaptation of specialized operational systems for functioning on platform "MULTICORE"
Applying OpenCL Technology to Vector Processor Design
Architecture of DSP-accelerators on the basis of a platform "MultiCore" for supercomputers of new generation
Architecture of domestic IC series of type "system or network on chip" on the basis of IP-libraries of platform "MULTICORE"
Architecture of fault-resistant FPGA with capacity over 100 thousand gates
Automated design of Networks-on-Chip with custom topology
Automation of High-Level Network-on-Chip Modeling
Automation of Low-Level Modeling of Networks-on-Chip
Autonomous parameters of of transistors of uncommited logic array ABMK_1_3 in radiation and temperature influences
B 
 
Block of Fast Fourier Transformation for wireless communication systems on the basis of
Block of decoder Viterbi for wireless communication systems on the basis of standard IEEE 802.16
Built-in self-repair for SRAM with redundant elements
C 
 
CMOS frequency divider by 2 with high stability of output signal duty cycle
Characteristics of the "Multicore" series controllers for FFT processing signal in real time and their application in radar
Circuitry design features of radiation-resistant IC ABMC
Communication fabric IP-core for a system-on-chip
Comparative Analysis of Clustering and Placement Methods for Reconfigurable System-on-Chips
Comparative analysis of active mm-wave SiGe mixers
Compensation method of voltage references second order component temperature drift
Computer memory subsystem optimization by providing guaranteed memory bandwidth
Configurable IP-cores architecture analysys using criterion of implementation ability in “MULTICORE” platform IP-library
Controller IP-block for control functions realization in SoC
Creation of "system-on-chip" on the basis of PLIC with use of synthesized processor kernels
D 
 
Deadlock-Free Routing in Networks on Chip with Circulant Topologies
Design criteria of Frequency selection for the internal oscillator UHF RFID tags
Designing SoC on the basis of library of IP-blocks GRLIB of company Gaisler Research
Designing a high-performance SoC based on a 16-bit processor core
Designing of a System on Chip for a Satellite Subscriber Terminal of the «Gonets-D1M» System
Designing of custom-made blocks taking into account extraction RC parasitic parameters
Design tools of high-performance dataflow computing systems
Development of Methods for Architecturally-oriented Resynthesis in the Computer-aided Design Flow for FPGAs
Development of Real Number Models of Analog IP Blocks for Mixed Signal SoC Verification
Development of a computer-aided design system based on redundant coding methods
Development of a monolithic IC receiver with a phase shifting is performed in the LO part
Development of behavioural cycle-accurate model of a system-on-chip with C++
Development of specialized VLSI of type "system-on-chip" for digital two-system navigating receiver GLONASS/GPS
Development of specialized system-on-chip VLSI of COFDM (Coded Orthogonal Frequency Division Multiplex) for demodulator of a television signal of a terrestrial digital television
Diagnostic facilities and configurable digital systems on crystal portable integration
Digital Television Decoder VLSI. The Technology of Design
Directions and methods for improving the performance of microprocessors
Distributed multi lane serial links for multiprocessor systems interconnects
Dual-Core Heterogeneous System-on-Chip “Elbrus-2S+”
Dual core ASIC - System On Chip K1867BÖ3AÔ for advanced electronic equipments
E 
 
Efficiency of adaptive signal processing algorithms implementation on basis of MULTICORE SoC
Elbrus-8C: the first Russian 28 nm 8-core processor
Evolution in the area of multicore heterogeneous video data processing systems
Exact Synthesis of Low Precision Multipliers for Intel FPGAs
Experience of application of IP - blocks
Experimental Project of the of VLSI Design Subsystem on the Basis of Hierarchical Client-Server Architecture
F 
 
FPGA prototyping for functional verification of multi-core processors
Family of domestic DSP-controllers "MultiCore" and elements of system interface "MultiCore-the designer" for construction of scaled parallel systems of teraflop productivity
Fault tolerance increasing for access to network resources of MULTICORE series SoC for transparently distributed applications
Forecasting of parametres of technical object by means of the intellectual microprocessor module
Formation and Verification of Standard Element Libraries in the Design Flow for the Domestic FPGAs
Functional coverage verification methodology for data flow control verification in systems on a chip using SystemVerilog and examples of the interface with the AXI-Stream protocol
G 
 
Graphs of communications and placement of nodes in "networks-on-chip"
H 
 
Hardware implementation of an image processing application based on the "system on a chip" technology
Hardware streams synchronization methods for multicore cluster
High-speed modules of integer division
Huffman encoder IP-core for JPEG image compression
Hybrid method of memory allocating in multibank platforms based on the DSP NeuroMatrix architecture
I 
 
IP-Core "ACC_Cores" as part system-on-chip. Multifunctional hardware accelerator Fast Fourier Transform - FFT_RT_Core
IP-Core SD Device Development
IP-core of High-Speed Low-Power ADC for multi-channel SoC
IP and Processor Cores Design for Navigation Application
Implementation of SHF OA in limited BiCMOS basis
Implementation of functions of the linear algebra subroutines on a vector coprocessor for unaligned arrays
Implementation of self-testing tools for DDR3 memory modules in Spartan3e FPGA
Influence Reduction of Technological Variations and Interferences on Signal Distortion in High-Speed Integrated ADC for System-on-Chip
Instruction set architecture R2T
Interconnect Verification Methods Based on Unified Test Infrastructure
L 
 
Library of applied functions in structure of MCStudio™ environment for development of the software "system-on-chip" of series "MULTICORE"
M 
 
“MULTICORE” platform IP-library of SoC peripherals
MCam-01 mixed signal multimedia processor
Matrix multiplication of n-bit fixed point numbers via n/2-bit vector instructions
Means of Automating the Hierarchical Design of Complex Microelectronic Circuits with Uncertainty of Design Rules
Method of automation of process of development of the crossbar for multicore system whith nonuniform memory access
Methods of optimization of synthesized processor cores at realization of system-on-chp on the basis of FPGA
Methods of power delivery system noise immunity improvement in system on chip “Elbrus-S”
Methods to improve the gain of the classical stages on bipolar transistors at low supply voltage
Microcontroller Ê1874ÂÅ96Ò. First russian 16-bit microconverter
Modeling and Verification of Communication Fabrics in System on Chip Design
Models and methods for SoC verification
Modern design tools of microelectronic circuits and systems-on-chip from the company ANSYS and ANSOFT. Overview of the features of Ansoft Designer, HFSS, Q3D Extractor, SIWAVE
Modern trends in evaluating and monitoring of microprocessor performance at the design stage
Multi-bit processors architectures: problems and solutions
Multi-dimensional multirate systems and their implementation on different element base
Multiprotocol switchboards for the heterogeneous distributed onboard complexes
N 
 
New digital signal processor 1879ÂÌ4 of the NeuroMatrix® processor family
New methods of construction of microelectronic digital systems with low power consumption
Normative documents for designing "system-on-chip" and IP-blocks
O 
 
On-board flight control system based on the MIPS architecture with CorExtend user-defined instructions and hardware-accelerated trigonometry calculations
Optimization of VLSI Regular Power Grid
Optimizing the prefetch mechanism in the secondary cache memory
Organization of instruction pipeline in ELcore-õxTM DSP-cores of “MULTICORE” IP-library
P 
 
Partitioning Algorithm Based on Simulated Annealing for Reconfigurable Systems-on-Chip
Peculiarities in methods of designing power supply systems in high-performance microprocessors at the stage of physical design of the crystal
Performance Analysis of Microcontrollers with Core Cortex-M3
Peripheral analog-digital blocks for CMOS VLSI of type "system-on-chip"
Phisical Design Flow optimization for Komdiv64-RIO processor
Pipeline structure optimization according to performance criterion for DSP-core with Harvard architecture
Pipelining and parallelization: two approaches to rise computational performance
Placement of nodes in a heterogeneous network-on-crystal
Practical Aspects of Formal Verification of Networking Chips
Problems of platform approach for System on Chip and IP cores test infrastructure creation and their solutions
Procedure of automated MCU selection for design of electronic and computer technology products
Q 
 
Quasi-Delay-Insensitive Computing Device: Methodological and Algorithmic Aspects
Quasi Self-Timed Computing Device: Practical Implementation
R 
 
Radiation-resistant instrumentation amplifiers for ABMC
Recurrent data-flow architecture: features and realization problems
Recurrent data-flow architecture: technical aspects of implementation and modeling results
Reliability evaluation for SEU in cache in system-on-chip design
Research, development and optimization of data exchange hardware in multicore computing systems
Research and development of structural decisions of frequency synthesizers on the PLL basis
Research of Promising Network-on-Chip Topologies: application of root and direct products of Paley graphs
Research ways to design a dynamic branch prediction unit for promising microprocessor development by SRISA RAS
Reusable complex Soc level tests creating and debugging method
Route of designing "system-on-chip" on the basis of IP-libraries of a platform "MULTICORE"
Route of development and FPGA-verifications of IP-core of controller SpaseWire link for "system-on-chip" on the basis of platform "MultiCore"
Route reconfiguration in RapidIO system in case of faulty connections
S 
 
SD Host Controller IP-core
Scalable DSP Multiprocessor
Self-testing of complex functional blocks
Self Compensation in Spectrum Limiters with Extended Operating Frequency Range
SoC protocols specification and validation: problems and solutions
Software & Hardware based Navigation Solutions for Mobile Devices
Special features and results of designing the family of LVDS CMOS 0,25/0,18/0,13 ìm drivers and receivers
Specification-Based Test Program Generation for MIPS64 Memory Management Units
Standard cell libraries content optimization
Study of mapping processor for dataflow parallel computing system "Buran"
System level design of the DSP processor IP-core with NeuroMatrix architecture
T 
 
Technologies for Building Scalable Prototypes of Server Microprocessors
Technology of debugging "system-on-chip" of series "MULTICORE"
Tendencies of development of crystal CAD systems
The Technological Flow for Special SOP Rad-hard ICs Manufacturing
The architecture of a cluster of the distributed intelligence system of collection and processing of signals of sensors of physical quantities
The built-in DSCA block with interface AMBA AHB
The complete set of complex-functional blocks for systems of processing and transfer of videoimages
The environment of development of the software for "system-on-chip" of series "MULTICORE" MCStudio_Lnx
The method of computing theoretical bounds on the performance of DVFS controllers in MPSoC
The methodology of automated performance analysis of SoC interconnect subsystems, according to the SoC structure and application
The mixed systems on a crystal for systems of automatic control of technical diagnostics
The post-silicon validation method of standard cell libraries
The power effective communication line for systems on a crystal with dynamic management of frequency synchronization
The problems of reconfigurable computer systems application for processing of UHDTV signals
The project of the on-chip processor for videostream processing are developed. This project are based on Russian SIMD processor PARS
The usage of dataflow computing model and architecture realizing these for exaflops performance system
Timing-driven placement algorithm based on delay matrix model for reconfigurable system-on-chip
To creation of the domestic concept of systems on a crystal
Trends in development of content addressable memory architectures and its application in the parallel dataflow computing system
U 
 
User programmed logical cores for creation system-on-chip
User programmed system-on-chip
Using convertible addressing modes to improve performance of DSP co-processors in a multicore SoC
Utilization of fine-grained parallelism in dataflow processor
V 
 
Variants of realization of controller for parallel dataflow computing system to work with vector and multioperand nodes
r 
 
rEDActor – A PDK Cross-platform Integrated Development Environment for Semiconductor Technologies
1 
 
1879ÕÊ1 System-on-a-Chip for digital processing of analog signals in radio systems and satellite navigation systems

Copyright © 2009-2024 IPPM RAS. All Rights Reserved.

Design of site: IPPM RAS