Home         Authors   Papers   Year of conference   Themes   Organizations        To MES conference

Themes

Listing of works with the partition by the subject of reports. Click on the work title to see its details. The selected set may be restricted by specifying a range of conference years, or by selecting a specific topic.

Select: from to year
 
All topics

ADC design problems
Cellular automata
Design of System-on-chip (SoC) and IP-blocks
Design of VLSI elements
Design of VLSI signal processors
Design of analog and mixed functional blocks of VLSI
Design of digital functional blocks of VLSI
Design of fault-tolerance systems
Design of micro-electromechanical systems
Design of nanoelectronic devices
Design of nanoelectronic devices based on Josephson junctions
Design of photodetecting VLSI
Design of radiation-resistant VLSI
Design of technological processes
Designing components for aerospace and navigation technology
Genetic algorithms in VLSI CAD
Methods and algorithms for automated layout design
Methods for high-level simulation
Methods of device technology simulation of VLSI
Methods of digital information processing and digital filters
Methods of electro-thermal simulation
Methods of logic synthesis and functional logic simulation ...
Methods of simulation of VLSI electrical characteristics
Models of devices for circuit simulation
Neural networks
Problems of development of sensory microcircuitry
Simulation of data transfer channels
Study of the magnetic properties of materials
Unconventional computing systems
Web-based VLSI CAD
design of memory cells
Selection on topic: Design of VLSI elements
Selected papers: from 2005 to 2024 year
In selection - 53 papers
A B C D E F G H I L M N O P R S T
A 
 
A 14-bit 100 MS/s Pipelined ADC
An adaptive random search algorithm for parametric identification of electronic components’ models
Analysis of Distortions Caused by Impulses in Switching Transistors Sources in Current-Steering DAC
Analysis of circuit solutions for integrated microwave digital step attenuators manufactured by various technological processes
Automation of synthesis of VHDL-AMS models for the mixed and analog behavioural simulation
B 
 
Benchmarking Energy Efficiency of Libraries on FinFET 7nm
C 
 
Converting VLSI macroblock structure by regrouping uniform function blocks
D 
 
Debugging and testing of VLSI models with use of the prototypes realized on PLIC
Designing of custom-made blocks taking into account extraction RC parasitic parameters
Designing on FPGA and SoC high-performance binary comparators of a big dimensionality
Design of High-Speed Thermocouple Sensors based on SOI Structures
Development and designing of integrated thermoelements
Development of microwave phase shifter based on SOI 0.18-micron technology
Dual-beam technology application for phase change nonvolatile RAM array prototyping
E 
 
Electrostatic protection of BiCMOS IC's
Estimation of digital sensor's influence on the management systems efficiency
F 
 
Fully Integrated Switched-Capacitor DC/DC Converter
G 
 
GaN monolithic integrated circuits for 60 GHz transceivers
H 
 
Hardware Implementation of an Accelerated Approximated Matrix Multiplier Based on MADDNESS Algorithm
High-performance soft processor for embedded FPGA-based systems
Homogeneity Lot of Integrated Circuit Inspection based on Radiofrequency Measurement
I 
 
Integrated S-band 6-bit Vector-Sum Phase Shifter with Decreased Phase Error
Integrated digital 6-bit attenuator for 8-12 GHz band
Investigation of physical processes in diamond UV radiation sensors based on spectral and current-voltage characteristics
L 
 
Library composition optimization for self-timed circuit synthesis
M 
 
Memristor oscillator Schmitt trigger with multiple steady states of dynamic equilibrium
Methodologies problems of the processes CAD to design electronic component basis of the special purpose for radiation resistance evaluation
Methods of the parasitic extraction of interconnect in the integral circuits
Microcircuitry of analog interfaces of electrochemical impedance spectroscopy systems
Modeling Technique of QFN Packages
Modeling of heat flux distribution in microwave monolithic ICs based on gallium nitride-HEMT transistors
Multi-bit flip-flop usage features to reduce power in nanotechnologies
N 
 
Nano-dimensional effect at planar inductance with “conducting film inside current ring”-technology
Nanometer merged MOS devices modeling
O 
 
Optimization of a Class E Power Amplifier in the Transmitting Part of an Inductive Power Transfer System
P 
 
Placement of VLSI Elements Based on Swarm Intelligence Models
Preliminary Processing of Experimental Data in Statistical Integrated Circuit Design
R 
 
Reduction of influence of single interference in submicronic trigger memory cells
Register file base elements and design flow development for SOI 0.25-micron technology
Research of high-voltage complementary junction field-effect transistors over a range of temperature using methods of TCAD process/device modeling
S 
 
SRAM memory controller to maximize switch performance
Schematic-topological design of VLSI cells
Simulation of SEU transients in CMOS 28-nm DICE cells subject to single-event multi-node charge collection
Single-Event Upset Simulation of the 65 nm 6T CMOS Static Memory Cells
Standard cell libraries content optimization
Survey on features of integrated antennas
Synchronous elastic circuits design and its application for H.264 CABAC decoder performance optimization
T 
 
Temperature sensors modeling for smart power ICs
The Utilization of Photolayers for Bipolar Transistors Implementation in Typical CMOS Process
The logical elements of comparison for the sub-100 nm CMOS selectors of associative memory
The methodology of the automated generation and analysis of basic structures for the design of dynamic and static protection the blocks of integrated circuits against ESD
The methods of time-logic analysis of library elements and VLSI blocks for advanced technologies with a vertical transistor’s gate
The single event transient simulation of the two-phase CMOS inverters for sub-100-nm standards

Copyright © 2009-2024 IPPM RAS. All Rights Reserved.

Design of site: IPPM RAS