Home         Authors   Papers   Year of conference   Themes   Organizations        To MES conference

Hardware Implementation of Code Converters Designed to Reduce the Length of Binary Encoded Words  

Authors
 Bibilo P.N.
Date of publication
 2022
DOI
 10.31114/2078-7707-2022-1-2-8

Abstract
 The problem of synthesis of combinational circuits of code converters designed to reduce the length of words from a given set of encoded binary words is considered. The encoding assumes that different binary words will be encoded by different binary codes of shorter length. Code converters of this type are designed to reduce the length of binary words transmitted in digital systems over data buses when the bit depth of the transmitted words exceeds the bit depth of the data bus. For example, 18-bit or 17-bit words need to be transmitted over a 16-bit data bus. Each such word can be transmitted in two cycles of operation of a digital system, however, this approach reduces the overall performance of the system. One of the approaches to solve such problems is the development of combinational circuits that convert long binary encoded words into shorter ones.
The proposed methods for solving the problem of synthesizing circuits of code converters are based on the compilation and logical minimization of such forms of systems of incompletely specified Boolean functions as disjunctive normal forms (DNF) and binary decision diagrams called BDD representations (BDD Binary Decision Diagram). Using BDD to minimize representations of k-valued functions that depend on Boolean variables is also proposed. Technologically independent logical minimization of functional descriptions of the designed code converters is proposed to be performed by programs for minimizing systems of Boolean functions in the DNF class and programs for joint minimization of BDD representations of systems of completely specified Boolean functions. Minimization of functional descriptions is aimed at reducing the hardware complexity of combinational circuits in the basis of library elements or programmable FPGA elements implementing code converters of the class in question.
Keywords
 code converter, system of Boolean functions, Disjunctive Normal Form, Binary Decision Diagram, Shannon expansion, digital logic synthesis, VHDL, VLSI.
Library reference
 Bibilo P.N. Hardware Implementation of Code Converters Designed to Reduce the Length of Binary Encoded Words // Problems of Perspective Micro- and Nanoelectronic Systems Development - 2022. Issue 1. P. 2-8. doi:10.31114/2078-7707-2022-1-2-8
URL of paper
 http://www.mes-conference.ru/data/year2022/pdf/D009.pdf

Copyright © 2009-2024 IPPM RAS. All Rights Reserved.

Design of site: IPPM RAS